# Stability of DC-Link Voltage as Affected by Phase Locked Loop in VSC when Attached to Weak Grid

Pian Zhou, Xiaoming Yuan, Senior Member, IEEE, Jiabing Hu, Senior Member, IEEE, Yunhui Huang, Student Member State Key Laboratory of Advanced Electromagnetic Engineering and Technology, Huazhong University of Science and Technology, Wuhan, China

Email: zhoupian@hust.edu.cn, yuanxm@hust.edu.cn, j.hu@hust.edu.cn

Abstract—This paper analyzes DC-link voltage stability as affected by phase locked loop (PLL) in voltage source converters (VSC) when connected to weak grid. PLL has an impact on power transferred to the grid from VSC due to active/reactive power current regulation aligned to PLL reference frame. DClink voltage, directly related to power flows, is then affected by PLL dynamics. Interactions between PLL and DC-link voltage control are more serious in weak grid where terminal voltage, as input of PLL, becomes susceptible to power flow variations in VSC. In this paper, a system with VSC connected to infinite bus via grid impedance is studied for operating in inverter mode. Deteriorated DC-link voltage small signal stability is presented with quick PLL response as short circuit ratio (SCR) becomes significantly low. It may be possible for PLL to improve the DClink voltage large signal stability due to its effect on power transfer.

Index Terms-- DC-link voltage control, phase locked loop (PLL), small signal stability, voltage source converter (VSC), weak grid.

### INTRODUCTION

Voltage source converters (VSC) are widely used in power system, e.g., renewable generations, high voltage dc transmissions (HVDC), flexible ac transmission devices and inverter drive systems. With the increasing penetration of renewable generations and the great potential of VSC-HVDC transmissions, VSC performance becomes important in power system operation. Challenges are confronted with VSC operating in low short circuit ratio (SCR) AC grid [1] [2]. Causes behind have not been fully recognized. One crucial aspect for VSC performance is the stability of DC-link voltage. The VSC inner current control and external power control are realized through the regulation of VSC internal voltage produced by modulation of DC-link voltage with pulse width modulation (PWM) technique.

In researches on VSC, DC-link voltage stability has not gained much attention as that of current vector control issue. In [3], controller tuning was conducted for optimum operation and stability of DC-link voltage as outer loop of the cascaded VSC control. Oscillations of DC-link voltage were exhibited in inverter drives in [4] due to the negative

resistance effect and stabilizing control was then proposed. In This work was supported in part by National Basic Research Program of

[5], the DC-link solution via storage devices or dumped load during the grid voltage dips was presented to satisfy the grid code for HVDC transferred offshore wind parks connected to high impedance grid. In [6], a VSC model with accurate DClink voltage dynamics was derived and non-minimum phase property was revealed in case of rectifying mode. A DC-link voltage controller was presented based on the model derived. Beyond that, DC-link voltage stability of VSC is rarely considered in previous researches.

A significant aspect related to DC-link voltage performance is the effect of phase locked loop (PLL). PLL is used for grid synchronization. It detects VSC terminal voltage phase and produces the reference frame for VSC inner current control. It was recognized that PLL had an impact on VSC stability when connected to weak AC system [7] [8]. The conclusion was drawn from small signal modeling and timedomain simulation of VSC. Further explanations were missing. PLL was considered to have an effect on VSC power regulation when attached to high impedance AC grid [5] [9]. Ref. [5] discussed the effect of PLL dynamics on power transfer caused by distorted terminal voltage. While in [9], PLL effect on small signal stability of active power control was analyzed with voltage and power angle control strategy, which is not popular in VSC applications nowadays. Ref. [10] studied PLL effect on the overall VSC system stability including inner current loop and external power control loop from a perspective of PLL impact on system input admittance.

This paper analyzes the effect of PLL dynamics on stability of DC-link voltage in VSC integrated to weak grid. The basic considerations are as follows. For one thing, VSC terminal voltage is susceptible to power flow variations in the grid as well as in VSC. PLL will respond to terminal voltage variations. For another, DC-link voltage is controlled via the regulation of d-axis current aligned to the PLL reference frame. Active power transferred to the grid from VSC relies on the phase of PLL. Moreover, the bandwidth of DC-link voltage control and PLL are about in the same time scale. Dynamic interactions may be anticipated. To start with, a simple system with VSC connected to infinite bus via grid impedance is studied.

China (973 Program) under Grant 2012CB215100, Major Program of

The rest of this paper is arranged as follows. Section II briefly describes the study system. A model is derived in section III with introduction of some basics for DC-link voltage performance. Section IV analyzes the effect of PLL on DC-link voltage small signal stability. In section V, the concept of PLL impact on large disturbance stability is explored. In section VI, simulations are conducted to validate the analysis. Section VII summarizes the conclusions.

### II. GRID CONNECTED VSC

In the study system, VSC is attached to infinite bus via grid impedance for operating in inverter mode, which means power is transferred from VSC to the grid. VSC control system is illustrated in Fig. 1. It includes (a) two internal current loops to control d and q-axis current components, (b) two external power control loops, which generate reference values for the inner current loops based on active and reactive power commands and (c) phase locked loop, which detects phase of terminal voltage and produces dq0 rotating reference frame for VSC current and power control. VSC active power control is realized by maintaining DC-link voltage to be constant, which can also be referred to as DC-link voltage control. Terminal voltage regulation is employed for reactive power control in this paper. The conventional synchronous reference frame PLL (SRF-PLL) is used for grid synchronization. The instantaneous phase is detected by projecting terminal voltage vector to PLL rotating reference frame and phase lock is realized by regulating quadrature reference voltage to be zero with a PI controller.

To focus on the problems concerned, assumptions are made as follows. (a) Only the fundamental frequency behavior of the system is considered. (b) The inner current loop dynamics are ignored for its relatively quick response compared to DC-link voltage control and PLL. (c) The filter capacitor is neglected for its mainly influencing the high frequency performance. (d) Active power input of VSC DC-link maintains constant. Under these assumptions, current injected to the grid is supposed to be equal to the reference value. VSC is modeled as controlled current source.



Fig. 1. VSC control system.

### III. FUNDAMENTLAS FOR DC-LINK VOLTAGE CONTROL

The control block diagram of VSC system is presented Fig. 2.  $P_{\rm in}$  and  $P_{\rm e}$  stand for power injected into VSC and power transmitted to grid from VSC, regarded as VSC input power and output power, respectively.  $V_{\rm t}$  and  $\theta_{\rm t}$  are the magnitude and phase of terminal voltage.  $v_{\rm dc}$  is DC-link voltage.  $i_{\rm d}$  and  $i_{\rm q}$  are d and q-axis components of grid current in the PLL reference frame, while  $i_{\rm d}^{\rm S}$  and  $i_{\rm q}^{\rm S}$  are the components in infinite bus reference frame. The current

produced in PLL reference frame is transformed to infinite bus reference frame, as expressed in (1). This is because voltages and currents have to be expressed in a common reference frame to solve the network equations.  $\theta_{\text{pll}}$  is the phase that PLL leads the infinite bus, as shown in Fig. 3.  $\omega_{\text{pll}}$  and  $\omega_{\text{s}}$  are the rotating speed of PLL and the infinite bus, respectively. It can be figured out that  $P_{\text{e}}$ ,  $V_{\text{t}}$  and  $\theta_{\text{t}}$  are the functions of  $i_{\text{d}}$ ,  $i_{\text{q}}$  and  $\theta_{\text{pll}}$ , according to the theory of circuit. PI controllers are employed for DC-link voltage and reactive power regulation.



Fig. 2. Block diagram of VSC system.

The performance of DC-link voltage is similar to rotor motion of synchronous generator. DC-link capacitor is to be charged or discharge when there is unbalance between input power and output power of VSC. DC-link voltage is maintained through the regulation of power output via the control of d-axis current aligned to PLL reference frame with a PI controller.

A significant difference between DC-link performance and rotor motion of synchronous generator is that an extra PLL is introduced in VSC to provide reference frame for active and reactive current regulation. Current commands produced by power control loop are realized in PLL reference frame. Power transferred to the grid relies on PLL phase.

Key factors that effect DC-link performance include (a) effect of d-axis current  $i_d$  regulation on power output, (b) terminal voltage phase variations caused by  $i_d$  regulation, which affects PLL input, (c) phase angle between PLL and the infinite bus, which impacts  $i_d$  contribution to power output and (d) reactive power control, which influences the terminal voltage magnitude and thus influences power output. Fig. 4 shows crucial relationships for DC-link performance based on the steady state solutions of the network equations. Effect of reactive power control is not included and is not going to be discussed in this paper.

Fig. 4 (a) illustrates the plot of  $P_e$ - $i_d$  curve with the assumption that  $\theta_{pll}$  equals to  $\theta_t$  by neglecting PLL dynamics and that  $V_t$  maintains constant. The value of  $i_d$  has a major impact on VSC power output. With the increase of  $i_d$ , power increases first, and then decreases. Maximum power is transmitted when the phase angle between terminal voltage and the infinite bus reaches 90 degrees. When this angle gets larger than 90 degrees, increase in  $i_d$  leads to decrease in power due to negative product of  $i_d$  current vector and infinite

bus voltage vector, as illustrated in Fig. 4 (b).  $V_s$  represents the infinite bus voltage vector.

Fig. 4 (c) shows the plot of  $\theta_t$ - $i_d$  curve with different grid impedance.  $i_d$  has an impact on terminal voltage phase.  $\theta_t$  increases with the increase of  $i_d$ . With larger grid impedance, terminal voltage phase is more susceptible to  $i_d$  variations.



Fig. 3. Relationships between PLL and infinite bus reference frames.



Fig. 4. (a)  $P_{\rm e^-}$   $i_{\rm d}$  curve. (b)  $i_{\rm d}$  effect on  $P_{\rm e}$  at different  $\theta_{\rm t}$ . (c)  $\theta_{\rm t}$  -  $i_{\rm d}$  curve. (d)  $P_{\rm e^-}\theta_{\rm pll}$  curve.



Fig. 5. Effect of PLL on power transfer with inner loop behaving as (a) controlled current source (b) controlled voltage source.

Fig. 4 (d) shows the plot of  $P_{\rm e}$ - $\theta_{\rm pll}$  curve with a given value of  $i_{\rm d}$  and  $i_{\rm q}$ .  $P_{\rm e}$  changes with the variation of PLL phase. The given current vector lags behind PLL reference frame by about 10 degrees with a virtual power factor of 0.98. Power below the maximum can be transmitted at two different values of  $\theta_{\rm pll}$ . The normal operation is at the right value, with  $\theta_{\rm pll}$  varying from about 10 to 100 degrees in this case. Power is reduced with the increase of PLL phase in the operation range. Fig. 5 (a) explains the reason behind. With  $\theta_{\rm pll}$  getting

larger, the phase angle between the regulated current vector and the infinite bus increases. Power transferred to the grid is reduced as a result.

## IV. PLL EFFECT ON SMALL SIGNAL STABILITY OF DC-LINK VOLTAGE CONTROL

The model developed in Section III is nonlinear due to the nonlinear properties of the network and PLL. In this section, a linear model is derived for a basic understanding of PLL effect. By linearizing around the operating conditions, the system block diagram is obtained, as shown in Fig. 6. The influence of reactive power control is represented by  $\Delta P_{e3}$ , which is not discussed in this paper.  $\Delta\theta_{ts}$  is variation in terminal voltage phase caused by variation in infinite bus.  $k_1$ represents the effect of  $\Delta i_d$  on power output, based on which DC-link voltage is regulated. PLL effect on DC-link is reflected by  $k_2$ ,  $k_3$  and  $k_4$ .  $k_3$  is the effect of  $\theta_{\text{pll}}$  variation on power output.  $i_d^s$ , the d-axis component of grid current aligned to the infinite bus reference frame, is affected by  $i_{\rm d}$ variation as well as  $\theta_{\rm pll}$  variation.  $k_4$  stands for the impact of  $\theta_{\rm pll}$  variation on  $i_{\rm d}{}^{\rm s}$ . The contribution of  $i_{\rm d}{}^{\rm s}$  variation to terminal voltage phase is represented by  $k_2$ .  $k_4$  is relatively small.  $k_2$  is positive while  $k_3$  negative, as illustrated in Fig. 4 (c) and Fig. 4 (d).  $G_{\text{pll}}$  is the small signal transfer function of PLL. Expressions of  $k_1$ - $k_4$  are not presented in the paper due to the limited pages.

It can be observed from Fig. 6 that there exists a signal path from  $i_d$  variation to power output variation, represented by  $\Delta P_{\rm e2}$ , through the effect of PLL. The transfer function is expressed as (2). The steady state gain of G(s), approximately equaling to  $k_2k_3$ , is negative due to the negative value of  $k_3$ . Power output is reduced with the increment of  $i_d$  via the effect of PLL, which is opposite to the desire of DC-link voltage regulation. It indicates that PLL dynamics has a negative influence on DC-link voltage stability.

$$G(s) = \frac{\Delta P_{e2}}{\Delta i_{d}} = \frac{k_2 k_3 G_{\text{pll}}}{1 + k_2 k_4 G_{\text{pll}}}$$
(2)

The negative gain of G(s) can be explained as follows. Suppose an increment in VSC power input.  $i_d$  is increased to deliver more power to the grid.  $\theta_t$  increases due to  $i_d$  increment. PLL adjusts the rotation speed to catch  $\theta_t$  variation. The power output is reduced because of the increased phase angle between VSC current vector and the infinite bus, as shown in Fig. 5 (a).

The effect of PLL on power output differs according to whether the inner loop of power control behaves as controlled current source or controlled voltage source. With increase of PLL phase, active power is reduced with inner current vector regulation, while it is increased with inner voltage vector regulation, employed for voltage and phase angle control, as illustrated in Fig. 5 (a) and Fig. 5 (b).

A quantitative analysis about PLL effect on DC-link voltage control is conducted. The steady state gain of G(s) is greatly influenced by VSC power output as well as the value of grid impedance. This is because  $i_d$  variation can introduce larger variation in terminal voltage phase at higher power

level or with greater grid impedance. As a result, the steady state gain of G(s) is increased, contributing to deteriorated system stability. Fig. 7 (a) shows the bode diagram of G(s) at different power levels.  $\omega_{\rm cpll}$  is the bandwidth of PLL in pu with a base value of 10 Hz. The effect of grid impedance on G(s) is similar to that of power level and thus is not presented.



Fig. 6. Small signal model of VSC.



Fig. 7. Bode diagram of G(s) (a) at different power level. (b) with different PLL bandwidth.

PLL bandwidth is another factor that impacts PLL effect. Slower response of PLL can filter out the terminal voltage variation and reduce the negative influence to some extent. Fig. 7 (b) shows the bode diagram of G(s) with different PLL bandwidth. With lower PLL bandwidth, the gain of G(s) is smaller at the DC-link voltage oscillation frequency. The negative effect of PLL is then weakened. On the other hand, at low power level, when PLL effect is insignificant, PLL quick detection of terminal voltage phase can help to reduce power imbalance on DC-link voltage under disturbance of phase shift in the grid.

In conclusion, PLL response has an effect on small signal stability of VSC DC-link voltage control in weak grid.

Generally, when the phase angle between the VSC terminal voltage and the infinite bus is small, PLL influence is insignificant. When this phase angle reaches about 50 to 60 degrees with the value of operating short circuit ratio (OSCR) [11] about 1.5, quick PLL response can deteriorate DC-link voltage stability.

### V. EFFECT OF PLL ON LARGE DISTURBANCE STABILITY OF DC-LINK VOLTAGE CONTROL

Large disturbance performance of VSC is complex due to VSC interactions with the grid as well as the interactions among VSC control loops. In this paper, only some basic concepts of PLL effect on VSC DC-link voltage stability are discussed. The major concerns are how PLL dynamics influences the effect of DC-link voltage control and how PLL can improve the DC-link voltage. Assumptions are made that the control strategies have not switched and that the inner loop current control can still work under the disturbance.

As mentioned above, DC-link voltage performance is much similar to rotor motion of synchronous generator when PLL is assumed to track terminal voltage accurately. Lost of stability of DC-link stability can be anticipated under large disturbances when the charging area excesses the discharging area. Difference between VSC and the synchronous generator lies in that VSC power output is also related to the phase of PLL. DC-link voltage performance is affected by PLL dynamics.

In VSC DC-link voltage control, *d*-axis current is regulated to increase to transfer more power to the grid when DC-link voltage exceeds its reference value. However, as shown in Fig. 4 (b), increase of *d*-axis current results in power decrease when the phase angle between PLL and the infinite bus becomes larger than 90 degrees, which can be the case when the phase of terminal voltage, as input of PLL, exceeds 90 degrees during the disturbance. This is adverse to DC-link voltage stability.

If PLL is able to maintain its phase less than 90 degrees relative to that of the infinite bus despite the variation of terminal voltage phase, it can be helpful to transfer more power to the grid. Particularly, keeping a smaller phase angle, the effect of  $i_d$  regulation on power output is more significant than with larger ones, as illustrated in Fig.4 (b). In this way, DC-link voltage stability can be enhanced with increased discharging area.

To maintain proper values of the phase angle between PLL and the infinite bus may raise different requirements for PLL response under different situations. For example, when there is disturbance in VSC, slow PLL response can help to filter out PLL response to terminal voltage variation caused by VSC output. The phase angle between PLL and the infinite bus can be kept as pre-fault and power output can be increased effectively with the increase of *d*-axis current, which can contribute to DC-link voltage stability. While on the other hand, when there are sudden changes in the phase of the infinite bus, quick response of PLL to catch the variation is helpful to maintain the phase angle as pre-fault and benefit DC-link voltage stability.

To conclude, PLL can contribute to DC-link voltage stability. Further researches on PLL impact on DC-link stability and PLL controller tuning for DC-link stability are needed.

#### VI. SIMULATION RESULTS

In this section, simulations are conducted Matlab/Simulink to validate the analysis above. VSC average model is adopted with current control included. Fig. 8 is the response of DC-link voltage to small disturbance of power injected to VSC. DC-link voltage performances with various PLL bandwidths are compared for VSC operating at different OSCRs via the change of VSC power output. At high power level with power angle between terminal voltage and the infinite bus about 50 degrees, system becomes unstable as PLL bandwidth increases, as shown in Fig. 8 (a). While at low power level with the power angle about 20 degrees, the responses are not much different with various PLL bandwidths, as illustrated in Fig. 8 (b).



Fig. 8. DC-link voltage response to small disturbance for VSC operating at power angle of (a) 50 degrees. (b) 20 degrees.



Fig. 9. DC-link voltage response to large disturbance of (a) increase of power injected to VSC. (b) phase shift of the infinite bus.

Fig. 9 shows the DC-link voltage response under large disturbances with various PLL bandwidths. Fig. 9 (a) is the response to disturbance of power injected to VSC. It can be found that DC-link voltage stability is superior with lower PLL bandwidth. Fig. 9 (b) is the response to phase shift in

infinite bus. With lower PLL bandwidth, the DC-link voltage becomes unstable. The DC-link voltage is limited to 1.18 pu in simulation.

### VII. CONCLUSION

This paper studies the effect of PLL dynamics on VSC DC-link voltage stability in weak grid. Negative effect of PLL dynamics on DC-link voltage small signal stability is figured out due to the self-tracking property of PLL in weak grid and the introduced inner current loop. When the phase angle between terminal voltage and the infinite bus reaches about 50 to 60 degrees, quick PLL response can lead to instability of DC-link voltage. PLL also has an effect on DC-link voltage large disturbance stability. With tuned PLL controllers, large disturbance stability of DC-link voltage can be guaranteed in some situations.

It seems that PLL effect on DC-link voltage stability with VSC attached to weak grid is not simply an issue of fast and precise PLL detection of terminal voltage phase. Instead, challenge lies in that in weak grid when the terminal voltage is susceptible to VSC power output, how PLL can provide the right information for VSC control to ensure system stability. The tuning of PLL controller for VSC stability in weak grid remains a question that will be further investigated.

#### REFERENCES

- V. Diedrichs, A. Beekmann and K. Busker, "Control of wind power plants utilizing voltage source converter in high impedance grids," in Proc. IEEE Power and Society General Meeting, July 2012.
- [2] S. H. Huang, J. Schmall, J. Conto, J. Adams, Y. Zhang, and C. Carter, "Voltage control challenges on weak grids with high penetration of wind generation: ERCOT experience," in Proc. IEEE Power and Energy Society General Meeting, July 22-26, 2012.
- [3] C. Bajracharya, M. Molinas, J. A. Suul, and T. M. Undeland, "Understanding of tuning techniques for converter controllers for VSC-HVDC," Nordic Workshop on Power and Industrial Electronics, June 9-11, 2008.
- [4] K. Pietilainen, L. Harnefors, A. Petersson, and H. P. Nee, "DC-link stabilization and voltage sag ride-through of inverters drives," *IEEE Transactions on Industrial Electronics*, vol. 53, no. 4, pp. 1261-1268, August 2006.
- [5] M. Wamundson, and F. Hassan, "Optimum DC-link solution in HVDC wind park actively interfaced to the grid," Elforsk Report, Jan, 2008. [Online] Availabl : http://www.elforsk.se/Global/Vindforsk/Rapporter%20fran%20Vindforsk%20II/08\_45\_rapport.pdf
- [6] S. S. Yazdi, S. H. Fathi, G. B. Gharehpetian, and E. M. Armiri, "Regulation of DC link voltage in VSC-HVDC to prevent DC voltage instability based on accurate dynamic model," in 4th Power Electronics, Drive System and Technologies Conference, Feb 13-14, 2013.
- [7] M. Durrant, H. Werner and K. Abbott, "Model of a VSC HVDC terminal attached to a weak ac system," *Proceedings of IEEE Conference on Control Applications*, vol.1, pp. 178-182, 2003.
- [8] D. Jovcic, L. A. Lamont, and L. Xu, "VSC transmission model for analytical studies," in Proc. 2012 IEEE Power and Society General Meeting, July 2003.
- [9] Y. Huang, X. Yuan and J. Hu, "Small-signal stability analysis of DC-link voltage control system affected by synchronization control in a wind turbine connected to weak grid," in Proc. 11th International Workshop on Large-Scale Integration of Wind Power into Power Systems as well as on Transmission Networks for Offshore Wind Power Plants, Lisbon (Portugal), November 13–15, 2012.
- [10] L. Harnefors, M. Bongiorno, and S. Lundberg, "Input-admittance calculation and shaping for controlled voltage-source converters," *IEEE Transactions on Industrial Electronics*, vol. 54, no. 6, pp. 3323-3334, December 2007.
- [11] IEEE Guide for Planning DC Links Terminating at AC Locations Having Low Short-Circuit Capacities, IEEE Std 1204-1997, 1997.